

# Matrox Helios eD/XD >>

64-bit LVDS/RS-422 frame grabber with powerful pre-processing capabilities.



## Key features

- x4 PCIe<sup>™</sup> (eD) or PCI-X<sup>®</sup> (XD) long card
- > 64-bit LVDS or RS-422 interface
- > acquires up to 480 MB per second
- > 256 MB of DDR SDRAM memory
- performs complete image reconstruction from multi-tap frame and line-scan cameras
- ➤ over 5 GB per second of memory bandwidth
- powerful pre-processing core capable of up to 100 BOPS¹
- up to 1 GB per second of I/O bandwidth to host PC
- serial communication ports can be mapped as PC COM ports
- support for rotary encoders with quadrature output
- available software is sold separately and includes Matrox Imaging Library (MIL)/ ActiveMIL², MIL-Lite/Active MIL-Lite² and Matrox Inspector²
- ➤ supports Microsoft® Windows® 2000², Windows® XP<sup>2,3</sup> and Linux<sup>2,4</sup>
- royalty-free redistribution of MIL's image processing module

## Wide interface and more

Matrox Helios eD/XD is a high-performance LVDS/RS-422 frame grabber. It fully exploits PCIe"/PCI-X® technology to deliver unprecedented video capture rates for a single-board solution and can easily accommodate the most demanding video sources. A proprietary ASIC, designed by Matrox, combines a PCI-X controller with a powerful processor core to alleviate the host CPU from image formatting and pre-processing tasks. These features provide the Matrox Helios eD/XD with the power and flexibility needed for vision applications of today and tomorrow.

## 64-bit LVDS/RS-422 interface

Designed to support legacy scientific, industrial and medical imaging devices, the Matrox Helios eD/XD features four completely independent 16-bit wide inputs. These inputs can be configured to acquire from two, four and eight-tap monochrome sources as well as RGB sources. The Matrox Helios eD/XD also includes an internal video generator for troubleshooting installation and operation.

## Choice of high-performance host bus interfaces





Four lane (x4) PCIe<sup>™</sup> and PCI-X<sup>®</sup> are the interfaces used to connect to the host PC on the Matrox Helios eD and Matrox Helios XD boards respectively. PCIe<sup>™</sup> is the follow-on to conventional PCI and PCI-X<sup>®</sup>. Version 1.x of PCIe<sup>™</sup> operates at 2.5 GHz to deliver a peak bandwidth of 1GB/sec over a x4 implementation. PCI-X<sup>®</sup> is a high-performance backwards-compatible enhancement to conventional PCI. Version 1.0a of PCI-X<sup>®</sup> specifies a 64-bit physical connection running at speeds of up to 133 MHz resulting in a peak bandwidth of up to 1 GB per second.





## State-of-the-art Matrox Oasis ASIC

The Matrox Imaging designed Oasis ASIC is the pivotal component of the Matrox Helios eD/XD. A high-density chip, the Matrox Oasis integrates a Links Controller, main memory controller and Pixel Accelerator.

### **Pixel Accelerator**

The Pixel Accelerator (PA) is a parallel processor core, which considerably accelerates neighborhood, point-to-point and LUT mapping operations. It consists of an array of 64 processing elements all working in parallel. Each processing element has a multiply-accumulate (MAC) unit and an arithmetic-logic unit (ALU).

The MAC unit is capable of performing a single 16-bit by 16-bit, two 8-bit by 16-bit or four 8-bit by 8-bit multiplies with 40-bit accumulation per cycle for convolution operations. The 40-bit accumulator guarantees no overflow situation for a 16 by 16 kernel with 16-bit coefficients and data. In addition, the PA architecture allows symmetrical kernels to be processed four times faster. The MAC unit is also able to perform up to four minimum or maximum operations per cycle for grayscale morphology operations.

The ALU can execute a wide variety of arithmetic and logical operations. It can be programmed to execute a sequence of 256 instructions per pixel at one instruction per cycle reducing the amount of memory accesses and further accelerating memory I/O-bound sequences. The PA can accept up to four source buffers<sup>5</sup> and output to four destination buffers allowing several operations to be performed at once or in a single pass (e.g., four images can be averaged in one pass). Operating at a core frequency of 167 MHz enables the PA to carry out up to 100 BOPS¹ (i.e., process over two billion pixels per second).

## Memory controller

The Matrox Oasis includes a very efficient main memory controller for managing the 128-bit wide interface to DDR SDRAM memory. Operating at 167 MHz, the DDR SDRAM memory and controller combine to deliver a memory bandwidth in excess of 5 GB per second. Such ample memory bandwidth allows the Matrox Helios eD/XD to comfortably handle demanding video I/O while maintaining PA performance even for memory I/O-bound operations.

## **Links Controller**

The Links Controller (LINX) is the router that manages all data movement within the Matrox Helios eD/XD. It oversees the transfer of image data from the frame grabber section to onboard memory for pre-processing and from onboard memory to the host PC including display. Image data can be subject to various formatting operations including plane separation on input and merging on output, input cropping, input and output sub-sampling (1 to 16), and independent control of horizontal and vertical scanning direction. The latter is particularly useful for reconstructing a proper image from a camera whose readout requires multiple taps, each with different scanning directions.

#### Software

Software support is available for Microsoft® Windows® 2000², Windows® XP².³ and Linux².⁴, and consists of Matrox Imaging Library (MIL)/ActiveMIL² or MIL-Lite/ActiveMIL-Lite² development toolkits for creating custom applications. MIL's image processing module, when used with the Matrox Helios eD/XD, and comes with royalty-free redistribution rights. The image processing module, which includes functions for basic arithmetic, logic, LUT mapping, per pixel gain and offset, morphology, spatial filtering, statistics, temporal filtering, and threshold, is fully optimized for the PA⁴. Support for custom PA functions is also available on demand and upon evaluation. Matrox Helios eD/XD is also supported by Matrox Inspector² interactive Windows® imaging software.

## **Specifications**

## Hardware

- x4 PCIe<sup>™</sup> long card or PCI/PCI-X<sup>®</sup> long card with universal 64-bit card edge connector (64-bit 33/66 MHz 5/3.3V PCI and 64-bit 66/100/133 MHz PCI-X)
- · 256 MB of 167 MHz DDR SDRAM main memory
- · four independent video inputs with
  - 16-bit wide LVDS or RS-422 interface
  - acquisition rates up to 60 MHz for LVDS and 32 MHz for RS-422
  - 256 x 8-bit and 4K x 12-bit LUTs
  - LVDS/RS-422 clock, hsync and vsync/auxiliary inputs
  - five LVDS/RS-422 configurable auxiliary outputs (four can be LVTTL)
  - three LVTTL configurable auxiliary I/Os
  - serial communication port
- can be configured to acquire from
  - four single-tap 8 to 16-bit or dual-tap 8-bit monochrome sources
  - two dual-tap 10 to 16-bit or four-tap 8-bit monochrome sources
  - single four-tap 10 to 16-bit or eight-tap 8-bit monochrome source
  - two 8-bit RGB sources
  - single 10 to 16-bit RGB source
- supports frame and line-scan video sources
- eight LVDS/RS-422 configurable auxiliary inputs (two can be LVTTL)
- four LVDS/RS-422 configurable auxiliary outputs
- eight opto-isolated configurable auxiliary inputs
- · internal video generator for diagnostics

## Dimensions and environmental information

- 31.4 L x 10.7 H x 1.73 W cm [12.4" x 4.2" x 0.68"] from bottom edge of goldfinger to top edge of board and without bracket and retainer
- power consumption (typical): 3.1A @ 5V or 18.15W total
- operating temperature: 0°C to 55° C (32° F to 131° F)
- ventilation requirements: 50 LFM (linear feet per minute) over board(s)
- relative humidity: up to 95% (non-condensing)
- FCC class B
- CE class B
- RoHS-compliant

## **Software Environment**

- host driver for Microsoft® Windows® 2000², Windows® XP².³ and Linux².⁴
- programmed under Windows® using MIL/MIL-Lite² ('C' DLLs) with Microsoft® Visual C++® (.NET 2003)
- programmed under Windows® using ActiveMIL/ActiveMIL-Lite² (ActiveX controls) with Microsoft® Visual Basic® .NET 2003 or Visual C++® .NET 2003
- programmed under Linux<sup>2,4</sup> using MIL/MIL-Lite with GNU Compiler Collection (GCC)

## **Ordering Information**

#### Hardware

| Part number         | Description                                                                                                    |
|---------------------|----------------------------------------------------------------------------------------------------------------|
| HEL 2M QDL or R*2   | PCI-X® 64-bit LVDS or RS-422 frame<br>grabber with 256 MB DDR SDRAM and<br>cable adapter boards.               |
| HEL 2M QDL or R E*2 | x4 PCle <sup>™</sup> 64-bit LVDS or RS-422 frame<br>grabber with 256 MB DDR SDRAM and<br>cable adapter boards. |

### Software

| Part number                     | Description                                                                                                                        |
|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| MIL LITE 8 WIN <sup>2</sup>     | MIL-Lite board control library for<br>Microsoft® Windows® 2000² and<br>Windows® XP².³ (see MIL-Lite brochure<br>for more details). |
| MIL 8 WIN P or U <sup>2</sup>   | Matrox Imaging Library (MIL) for Microsoft® Windows® 2000² and Windows® XP².³ (see MIL brochure for more details).                 |
| MIL LITE 8 LNX <sup>2, 4</sup>  | MIL-Lite board control library for Linux <sup>2,4</sup> (see MIL-Lite brochure for more details).                                  |
| MIL 8 LNX U <sup>2, 4</sup>     | Matrox Imaging Library (MIL) for Linux <sup>2,4</sup> (see MIL brochure for more details).                                         |
| INSPECTOR 8 P or U <sup>2</sup> | Matrox Inspector interactive Windows® imaging software².                                                                           |

## Cable

| Part number     | Description                                                                                                    |
|-----------------|----------------------------------------------------------------------------------------------------------------|
| DBHD100-TO-OPEN | 3 m (10') high density DB-100 to open end cable for LVDS/RS-422 frame grabber module (requires customization). |

## Corporate headquarters:

Matrox Electronic Systems Ltd. 1055 St. Regis Blvd. Dorval, Quebec H9P 2T4

Canada Tel: +1 (514) 685-2630 Fax: +1 (514) 822-6273

#### Note:

- 1. Billion operations per second.
- 2. Contact local representative or Matrox Imaging Sales for availability.
- 3. 32-bit edition.
- Contact local representative or Matrox Imaging Sales for supported distribution.
- 5. Only one source buffer for MAC unit.
- 6. Accelerated functions include MbufBayer (bilinear interpolation)
  MimArithMultiple(M\_OFFSET\_GAIN, M\_WEIGHTED\_AVERAGE,
  M\_MULTIPLY\_ACCUMULATE), MimArith(M\_ADD, M\_ADD\_CONST, M\_SUB,
  M\_SUB\_CONST, M\_SUB\_ABS, M\_MULT, M\_MULT\_CONST, M\_CONST\_SUB,
  M\_AND, M\_NAND, M\_OR, M\_XOR, M\_NOR, M\_XNOR, M\_NOT, M\_AND\_CONST, M\_NAND\_CONST, M\_OR\_CONST, M\_XOR\_CONST, M\_NOR\_CONST, M\_XNOR\_CONST, M\_NEG, M\_ABS, M\_MIN, M\_MIN\_CONST, M\_MAX, M\_MAX\_CONST), MimResize(with specific factors), MimDilate(), MimErode(), MimThin(), MimThick(), MimDistance(), MimConnectMap(), MimMorphic(M\_DILATE, M\_ERODE, M\_THICK, M\_THIN, M\_MATCH), MimConvolve(M\_SMOOTH, M\_SHARPEN, M\_VERT\_EDGE, M\_HORIZ\_EDGE, M\_LAPLACIAN\_EDGE, M\_EDGE\_DETECT], MimLutMap(8-bit), MimShift(), MimBinarize(), MimClip(), MimConvert(M\_YUV16\_T0\_RGB, M\_RGB\_T0\_YV16, M\_RGB\_T0\_LV16, M\_RGB\_T0\_  ${\sf MimFindExtreme(),\,MimCountDifference()\,and\,ActiveMIL\,equivalents}.$

For more information, please call: 1-800-804-6243 (toll free in North America) or (514) 822-6020 or e-mail: imaging.info@matrox.com or http://www.matrox.com/imaging

